



# An NMOS transistor-based high-gain operational amplifier designed in 0.25-micron CMOS technology

Anwar Abdul-jabbar<sup>1</sup>, Taha Rashid<sup>1,2</sup>, Mohammed RASHEED<sup>3,4</sup>, Mohammed Abdelhadi Sarhan<sup>5</sup>, Ahmed Shawki Jaber<sup>6</sup>, Mustafa Nuhad Al-Darraji<sup>7</sup>, Tarek Saidani<sup>8</sup>, Ahmed Rashid<sup>2</sup>, Iqbal Alshalal<sup>9</sup>, Haitham M. Ibrahim Al-Zuhairi<sup>9</sup>, Auday Awad Abtan<sup>9</sup>, Ahmad Salman Hammood<sup>9</sup>, Adi Mahmood Abdul Hussein<sup>1</sup>

<sup>1</sup>Computer and Microelectronic Systems, Faculty of Engineering, Universiti Teknologi Malaysia (UTM), Skudai 81310, Johor Bahru, Malaysia

<sup>2</sup>College of Arts, Al-Iraqia University, Baghdad, Iraq

<sup>3</sup>Applied Sciences Department, University of Technology, Baghdad, Iraq

<sup>4</sup>MOLTECH Anjou, Universite d'Angers/UMR CNRS 6200, 2, Bd Lavoisier, 49045 Angers, France

<sup>5</sup>Mathematics Science Department, College of Science, Mustansiriyah University, Baghdad, Iraq

<sup>6</sup>Mathematics Science Department, College of Science, Mustansiriyah University, Baghdad, Iraq

<sup>7</sup>Department of Biology, College of Science, University Of Al-Anbar, Anbar, Iraq

<sup>8</sup>Department of Physics, Akli Mohaned Oulhadj University of Bouira, Bouira, 10000, Algeria

<sup>9</sup>Training and Workshops Center, University of Technology- Iraq, Baghdad, Iraq

\*Corresponding Author: Mohammed RASHEED

DOI: https://doi.org/10.55145/ajest.2023.01.01.015 Received October 2022; Accepted December 2022; Available online January 2023

**ABSTRACT:** This project describes in detail the process of designing and simulating CMOS Technology is used in a one-stage folded cascode operational amplifier (SFCOA) with the self-biasing scheme for the NMOS a stage of differential input is discussed. The design of the required circuits is done using the LTspice simulator. We will see that the simulation result approximately matches with the desired and theoretically calculated performance values. We are changing width values to bring all the transistors of the circuit in saturation, then; two stage of (FCOA) technique with Miller compensation technique for the NMOS input have been employed. The operational amplifiers circuit is designed with 0.25  $\mu$ m CMOS Technology using LTspice software. The applicable technique, which includes all of the design equations, has been fully stated in order to implement the circuit design for a particular specification. The parameter of Phase Margin (PM) and DC Gain are presented and discussed. Finally, a designed circuit based on NMOS input provide a 96 DC Gain has been performed.

**Keywords:** CMOS Technology 0.25 µm; Two stage; NMOS; DC Gain; Phase Margin; High swing cascode current mirror biasing circuit; NMOS; Saturation; High open loop DC gain

# **1. INTRODUCTION**

CMOS (Complementary Metal Oxide Semiconductor) technology is always getting smaller so that digital systems can be made that use less power, move faster, cost less, and have more parts. Due to how quickly digital CMOS technology is changing, single-chip solutions are becoming a good choice for systems that are getting more complicated [1-5]. In the last 30 years, the world has seen a rapid growth and change in integrated circuit (IC) technologies. This is because signal processing systems are getting more and more complicated [6-11]. These ICs are used in many different fields, such as communications, medical imaging, speech processing, instrumentation, sonar,

radar, satellite communication, ... etc. Operational amplifiers (Op-amps) are a key part of many analog and mixedsignal circuit design systems [12-17]. Op-amps usually come in a few different topologies, such as the telescopic opamp, the folded cascode op-amp, and the two stage op-amp [18-22].

This project; a two stage NMOS differential folded cascode op-amps circuit has been designed. The desired circuit is designed and simulated using LTspice software.

#### 2. METHOD

## 2.1. APPLIED METHODOLOGY AND SPECIFICATIONS

A- In milestone1, a (SFCOA) using  $0.25\mu m$  CMOS technology with a self-biasing scheme for the NMOS differential input stage is designed using the LTspice simulator. Design is supposed to follow the given specifications:

- i) Power dissipation  $\leq 2.5 \text{ mW}$
- ii) Open loop DC voltage gain,  $|Av0| \ge 500$
- iii) Overdrive voltage, |VOD| = 0.3 V for all transistors excluding the input pair
- iv) Gate length,  $L = 2 \mu m$  for all transistors as shown in Figure 1.



FIGURE 1. - Design of the required circuit using LTspice.

#### Procedures (milestone1)

Following procedures are being implemented to design the required above circuit: [23-28]

1. Initially, naming of the different transistors of the main circuit and the self-biasing circuit is done with the given format. Then, as mentioned, the tail current is replaced with the help of a cascode current source. And all the bias voltages of the circuit are implemented with the help of high-swing cascode current mirror. The different values considered here for the given above specifications are mentioned in the Table 1:

| Parameter                                                                       | Value          |
|---------------------------------------------------------------------------------|----------------|
| $ I_{\rm SS} $                                                                  | 100 µA         |
| <i>I</i> D5                                                                     | 100 µA         |
| <i>I</i> D6                                                                     | 100 µA         |
| VOD1 ,  VOD2                                                                    | 0.66V          |
| VICM(min) <icmr<vicm(max)< td=""><td>2.04&lt;2.1&lt;2.51</td></icmr<vicm(max)<> | 2.04<2.1<2.51  |
| VO(max) < VO < VO(max)                                                          | 0.6 V to 1.9 V |

| Table 1 Specification parameters | of | the | circuit |
|----------------------------------|----|-----|---------|
|----------------------------------|----|-----|---------|

2. After this, the ICMR i.e, Input Common-Mode Range is obtained using the dc analysis of the above circuit by which the transfer curve plot is obtained. This plot shows the range of  $V_{in}$  where the circuit performs correctly and also the maximum output voltage is obtained. A proper value of  $V_{in}$  (2.1 V) is chosen as common mode for the proper dc

operation of the circuit and for this particular value of  $V_{in}$ , operating point analysis (.op) is run to get the different nodal voltages and currents of the circuit. From these values, we are ensuring that all the transistors are in saturation. Or if they are not in saturation, widths of these transistors are changed accordingly to make them saturated (see Table 2) [29-35].

|                      | $M_1, M_2(V)$ | M <sub>3</sub> , M <sub>4</sub> (V) | $M_5, M_6(V)$ | $M_{7}, M_{8}(V)$ | $M_{9}, M_{10}(V)$ |
|----------------------|---------------|-------------------------------------|---------------|-------------------|--------------------|
| $V_{\rm dsat}$ (VOD) | 0.8           | 0.3                                 | 0.3           | 0.3               | 0.3                |
| $V_{ m ds}$          | 1.33          | 1.467                               | 0.305         | 0.415             | 0.313              |
| Saturated?           | Yes           | Yes                                 | Yes           | Yes               | Yes                |

Table 2. – The parameter's values of the circuit.

**B-** In milestone 2, the project's main goal is to design a one-stage folded op amp with self-biasing scheme to the following specifications:

- Power dissipation  $\leq 4 \text{ mW}$
- Open loop DC voltage gain,  $|Av0| \ge 80 \text{ dB}$
- Phase margin, PM at least 45°
- Zero, |z| at least 10 GB

The op-amp that was made is mostly made up of two parts. The first part is the differential input, and the second is the high-swing cascode current mirror biasing circuit.

Procedures (milestone2): Circuit diagram and its simulation results

A theoretical study was made before the structural design with the objective of determining the dimensions of each transistor that constitute the operational amplifier to meet the required requirements [36-46].

# 3. RESULTS AND DISCUSSION

## **3.1 OBSERVATIONS (milestone 1)**

In the above results of operating point analysis, different nodal voltages and currents through the transistors can be observed and can be used to bring all the transistors in the saturation region. One can see that the values obtained are approximately similar to the values obtained using hand calculations for the given specifications. To make all the MOSFETs to be in saturation, the width of MBP1 has been changed to 28  $\mu$ m from 37.037  $\mu$ m (as per calculations) and the width of MBN1 has been changed to 7  $\mu$ m from 9.662  $\mu$ m (as per calculations) as shown in Figure 2.

# **3.2 TRANSFER CURVE PLOT**



From the above figure, the range of V<sub>in</sub> (ICMR) is obtained using the DC analysis of the above circuit.



#### **3.3 TRANSIENT PLOTS**

From the above plot, the gain of the circuit is obtained and it can be seen that it is nearly what has been desired in the milestone. Voltages of the differential input and single ended output are shown in different plot panes.  $V_o(pp)$  obtained is 105.63 mV for the given sine signal mentioned above.





# 3.4 TRANSFER FUNCTION OUTPUT



#### **FIGURE 6.** – Transfer function.

Transfer function analysis has been done to verify the gain obtained in the transient plot. It can be observed that the gains obtained in both the methods are matching with each other.

## **3.5 THEORITICAL CALCULATONS OF (milestone 2)**

This section shows you how to design a basic miller-compensated two-stage CMOS op amp. It also gives you the basic equations for op amps. Basic op amp equations: The MOSFET, strong inversion, square law equations are listed below [47-55].

The first stage

In saturation regime, drain current depends on (W / L). The power dissipation of the designed circuit is:

$$Pdiss = (Vdd - Vss) (Iss + Id5 + Id6)$$
(1)  
Where Iss= 10 µA = 2 Id1=2 Id2  

$$Id5 = Id6 = 67.5 uA_{= (2.5) (10c^6 + 2 \times 67.5c^6) = 0.3 \text{ mW} < 4 \text{ mW}}$$
The Gain Equation of the circuit is:  

$$Gain = gm1 * R0 = gm1 ([gm3.rds3 (rds1 \setminus rds5)] \setminus [gm7.rds7.rds9])$$
(2)  
Gain=7.2 × (3×1(1.5 \\1.2)) \\ (2.4×1×1.5)  
Gain = 69  
The output resistance of M1, M3, M5, M7, M9 transistor in the circuit using  

$$R0 = 1/ (Iambda.Iss)$$
(3)  
Where  $R0 = [gm3.rds3 (rds1 \setminus rds5)] \setminus [gm7.rds7.rds9]$   
R0 = (3×1(1.5 \\1.2)) \\ (2.4×1×1.5)  
R0 = 9.5833 KΩ  
Calculation of saturation Voltage  

$$V_{DSAT6} = V_{DSAT4} = \frac{1}{2} (V_{out} - V_{outmax})$$
(4)  

$$V_{DSAT8} = V_{DSAT10} = \frac{1}{2} (V_{outmin} - V_{ss})$$
(5)  
Vdsat6 = Vdsat4 = ½ (2.5-0.8) = 0.85 V  
Vdsat8 = Vdsat10 = ½ (2) = 1 V  
W/L Ration of the Transistor  

$$W = \frac{2LI_D}{KV_{OV}^2}$$
PMOS transistor  

$$W = \frac{2LI_D}{K_PV_{OV}^2}$$
NMOS transistor

$$W = \frac{2LI_D}{K_N V_{OV}^2}$$

$$W_1 = W_2 = \frac{2(5\mu)(2\mu)}{(115\mu)(0.058)^2} = 51.7 \ \mu m$$

$$W_3 = W_4 = \frac{2(5\mu)(2\mu)}{(30\mu)(0.3)^2} = 7.4 \ \mu m$$

$$W_5 = W_6 = \frac{2(67.5\mu)(2\mu)}{(30\mu)(0.3)^2} = 100 \ \mu m$$

$$W_7 = W_8 = W_9 = W_{10} = \frac{2(5\mu)(2\mu)}{(115\mu)(0.3)^2} = 1.93 \ \mu m$$

The second stage Drain current:

$$I_{\rm D} = \beta V_{\rm ov}^{2} = \frac{\mu_{\rm n,p} C_{\rm ox}}{2} * \left(\frac{W}{L}\right) * V_{\rm ov}^{2}$$
$$\beta = \frac{\mu_{\rm n,p} C_{\rm ox}}{2} * \left(\frac{W}{L}\right)$$

Aspect ratio:

$$\frac{W}{L} = \frac{2I_D}{\mu_{n,p}C_{OX} * V_{OV}^2}$$

Transconductance:

- -

$$g_m = \sqrt{2 * \mu_{n,p} C_{OX} * \left(\frac{W}{L}\right) * I_D}$$

where  $VOV = (VGS - V_{tn})$  for NMOS and  $VOV = (VSG - V_{tp})$  for PMOS, will be used in the paper as a whole. For a bulk MOSFET to work well at room temperature, VOV values of more than 200 mV are usually needed for strong inversion.

Step 1: The pole P2 should be placed 2.2 times higher than the Gain on the compensation capacitor Cc. The resulting need for the minimum value for Cc is as follows:

$$\begin{split} & C_c > \frac{2.2}{10} * C_L \\ & C_c > \frac{2.2}{10} * 10 * 10^{-12} \\ & C_c > 2.2 * 10^{-12} \\ & C_c = 2.3 pF \end{split}$$

Step 2: The estimation of the bias current is the next step in the design process. The slew rate specification provides us with:

Slew rate:

$$(SR) = \frac{I_{SS}}{C_c} = \frac{I_5}{C_c}$$

where  $I_{ss} = I5$  is the tail current.

$$I_5 = S.R * C_c = 50 * 10^6 * 2.3 * 10^{-12}$$

$$= 115 \,\mu A$$

Step 3: Taking into account the GB created by the dominant node, we have:

 $g_{m1} = GB * C_c = 2 * \prod * f * C_c$ 

$$= 0.0017 = 1.7 \text{ m } \Omega^{-1}$$

$$W_{11} = W_{13} = \frac{Lg_{m1}}{K_N I_5} = 437.05 \ \mu m$$

Step 4:

$$W_{12} = \frac{Lg_{m1}}{K_p I_5} = 1675.36 \ \mu m$$

## Schematic circuit in LTspice (milestone2)

Figure 1 depicts the miller compensated two stage op amp with a reliable biasing circuit. It contains a high-swing cascode current mirror biasing circuit and two stages Op-Amp. The first stage typically consists of a differential amplifier with high gain. The common source amplifier typically satisfies the second stage's requirements and has a moderate gain.





FIGURE 7. - Two-Stage OP-Amp miller compensated.

| Table 3 Electrical | characteristics | of | designed | circuit. |
|--------------------|-----------------|----|----------|----------|
|--------------------|-----------------|----|----------|----------|

| Parameter    | Value |
|--------------|-------|
| PD           | 10.72 |
| $A_{\rm V0}$ | 96 dB |
| GB           | 10    |
| РМ           | 1.6°  |



FIGURE 8. - Gain and phase margin results

Simply put, the gain of the amplifier with infinite input resistance is the transconductance of the totally differential folded cascode op-amps. We have designed an op-amp with a gain more than 96 dB and a PM of: It serves as a gauge for the system's stability. The TSMC 0.25  $\mu$ m Technology is used throughout the simulation and the minimum channel length of the transistors is set to 2  $\mu$ m. The fully differential folded cascode op-amps were used in the simulation with 2.5 supply voltages at both NMOS input.

**Table 4. - Resulted from simulation** 

| Parameter        | NMOS input |
|------------------|------------|
| Gain (dB)        | 96         |
| Phase Margin (°) | 1.8        |

The fully differential folded cascode op-amp for NMOS input is 96 dB, according to our examination of the table.

#### 4. CONCLUSION

In conclusion, a (one-SFCOP) using 0.25 µm CMOS Technology with the self-biasing scheme for the NMOS differential input stage is designed. The procedures and hand calculations required for different transistors's widths and voltage biases are attached herewith. From the above simulation results, it can be notices that the circuit designed is performing as per desired. The high ICMR and high open-loop DC voltage gain is obtained. The range of Vin (ICMR) is obtained using the DC analysis of the above circuit. Using transient analysis, the gain of the circuit is obtained and it can be seen that it is nearly what has been desired in the milestone. Transfer function analysis verifies the gain obtained in the transient plot. From the netlist of the design, different nodal voltages and currents through the transistors can be observed and have been used to bring all the transistors in the saturation region. It can be seen that the values obtained are approximately similar to the values obtained using hand calculations for the given specifications. As we can see, with thorough design calculations, the design of single ended, two-stage operational amplifiers is described. According to simulation data, the op amp has a unity gain frequency of 1 kHz and an open loop DC gain of 96 dB.

#### REFERENCES

[1] T. Kanthi and D. Sharath Babu Rao, "Design And Analysis Of CMOS Low Noise Amplifier Circuit For 5-GHz Cascode and Folded Cascode In 180nm Technology," International Journal of Reconfigurable and Embedded Systems (IJRES), vol. 7, no. 3, p. 149, Nov. 2018, doi: https://doi.org/10.11591/ijres.v7.i3.pp149-156.

[2] R. Assaad and J. Silva-Martinez, "Enhancing general performance of folded cascode amplifier by recycling current," Electronics Letters, vol. 43, no. 23, p. 1243, 2007, doi: https://doi.org/10.1049/el:20072031.

[3] P. K. Chan, L. S. Ng, L. Siek, and K. T. Lau, "Designing CMOS folded-cascode operational amplifier with flicker noise minimisation," Microelectronics Journal, vol. 32, no. 1, pp. 69–73, Jan. 2001, doi: https://doi.org/10.1016/s0026-2692(00)00105-1.

[4] O. Choksi and L. R. Carley, "Analysis of switched-capacitor common-mode feedback circuit," IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 50, no. 12, pp. 906–917, Dec. 2003, doi: https://doi.org/10.1109/tcsii.2003.820253.

[5] D. A. Pucknell and Kamran Eshraghian, Basic VLSI Design. Prentice Hall, 1985.

[6] G. Espinosa-Flores-Verdad and R. Salinas-Cruz, "Symmetrically compensated fully differential folded-cascode OTA," Electronics Letters, vol. 35, no. 19, p. 1603, 1999, doi: https://doi.org/10.1049/el:19991125.

[7] P. Mandal and V. Visvanathan, "A self-biased high performance folded cascode CMOS op-amp," Proceedings Tenth International Conference on VLSI Design, doi: https://doi.org/10.1109/icvd.1997.568171.

[8] Behzad Razavi, Fundamentals of microelectronics. Hoboken: John Wiley & Sons, Inc, 2021.

[9] M. X. Song, Y. Li, and M. M. Xu, "Design of High Gain CMOS Folded Cascode Operational Amplifier," Applied Mechanics and Materials, vol. 389, pp. 573–578, Aug. 2013, doi: https://doi.org/10.4028/www.scientific.net/amm.389.573.

[10] Mohammed Siham Rasheed and A. N. Mohammed, "Design of a Laser Based Free Space Communication System". 2012.

[11] Mohammed Rasheed and Regis Barille, "Development and characterization of single and multilayer thin films for optoelectronics application". PhD thesis, University of Angers, Angers, France, 2017

[12] M. Rasheed, A. A. Abdulrahman, and S. Shihab, "Discrete Chebyshev Wavelet Transformation with Image Processing," Journal of Southwest Jiaotong University, vol. 55, no. 2, 2020, doi: https://doi.org/10.35741/issn.0258-2724.55.2.26.

[13] A. A. Abdulelah, S. H. A. Hamed, M. RASHEED, S. SHIHAB, T. RASHID, M. T. K Alkhazraji. "The Application of Color Image Compression Based on Discrete Wavelet Transform" Journal of Al-Qadisiyah for computer science and mathematics, vol. 13, no. 1, 2021, pp. 18-25.

[14] M. RASHEED, A. Rashid, T. Rashid, S. H. A. Hamed, M. H. J. AL-Kinani, On Solving Nonlinear Equation Via Numerical Analysis for Photovoltaic Cell. Journal of Al-Qadisiyah for computer science and mathematics, vol. 13, no. 3, 2021, pp. 61-69.

[15] M. RASHEED, A. Rashid, T. Rashid, S. H. A. Hamed, N. T. Manoochehr, "Various Numerical Methods for Solving Nonlinear Equation". Journal of Al-Qadisiyah for computer science and mathematics, vol. 13, no. 3, 2021, pp. 88-.97.

[16] M. RASHEED, A. Rashid, T. Rashid, S. H. A. Hamed, O. A. A. AL-Farttoosi, "Application of Numerical Analysis for Solving Nonlinear Equation" Journal of Al-Qadisiyah for computer science and mathematics, vol. 13, no. 3, 2021, pp. 70-78.

[17] RASHEED, M., Rashid, A., Rashid, T., Hamed, S. H. A., & Sabri, A. A. (2021). "Analysis of Non-Linear Device by means of Numerical Algorithms" Journal of Al-Qadisiyah for Computer Science and Mathematics, vol. 13, no. 3, 2021, 79-87.

[18] A. H. Ali, A. S. Jaber, M. T. Yaseen, M. Rasheed, O. Bazighifan, and T. A. Nofal, "A Comparison of Finite Difference and Finite Volume Methods with Numerical Simulations: Burgers Equation Model," Complexity, vol. 2022, pp. 1–9, Jun. 2022, doi: https://doi.org/10.1155/2022/9367638.

[19] M. Darraji, L. Saqban, T. Mutar, M. Rasheed, and A. Hussein, "Association of Candidate Genes Polymorphisms in Iraqi Patients with Chronic Kidney Disease," Journal of Advanced Biotechnology and Experimental Therapeutics, vol. 6, no. 1, p. 687, 2022, doi: https://doi.org/10.5455/jabet.2022.d147.

[20] M. RASHEED, M. A. Sarhan, A. S. Jaber, D. Bouras, M. N. Al-Darraji, A. Rashid, "Statistical Analysis of Aluminum Doped Titanium Dioxide Using Solid State Method". Journal of Al-Qadisiyah for computer science and mathematics, vol. 14, no. 3, 2022, pp. 1-8.

[21] D. Bouras, M. Rasheed, R. Barille, and M. N. Aldaraji, "Efficiency of adding DD3+(Li/Mg) composite to plants and their fibers during the process of filtering solutions of toxic organic dyes," Optical Materials, vol. 131, p. 112725, Sep. 2022, doi: https://doi.org/10.1016/j.optmat.2022.112725.

[22] N. Assoudi et al., "Comparative examination of the physical parameters of the sol gel produced compounds La0.5Ag0.1Ca0.4MnO3 and La0.6Ca0.3Ag0.1MnO3," Optical and Quantum Electronics, vol. 54, no. 9, Jul. 2022, doi: https://doi.org/10.1007/s11082-022-03927-x.

[23] M. RASHEED. "Statistical Analysis of Copper Doped Titanium Dioxide". Journal of Al-Qadisiyah for computer science and mathematics, vol. 14, no. 3, 2022, pp. 80-88.

[24] M. Al-Darraji, S. Jasim, O. Salah Aldeen, A. Ghasemian, and M. Rasheed, "The Effect of LL37 Antimicrobial Peptide on FOXE1 and lncRNA PTCSC 2 Genes Expression in Colorectal Cancer (CRC) and Normal Cells," Asian Journal Cancer Prevention, vol. no. 10. 3437-3442, Oct. Pacific of 23. pp. 2022, doi: https://doi.org/10.31557/apjcp.2022.23.10.3437.

[25] D. Bouras and M. Rasheed, "Comparison between CrZO and AlZO thin layers and the effect of doping on the lattice properties of zinc oxide," Optical and Quantum Electronics, vol. 54, no. 12, Oct. 2022, doi: https://doi.org/10.1007/s11082-022-04161-1.

[26] D. Bouras, M. Fellah, A. Mecif, R. Barillé, A. Obrosov, and M. Rasheed, "High photocatalytic capacity of porous ceramic-based powder doped with MgO," Journal of the Korean Ceramic Society, Oct. 2022, doi: https://doi.org/10.1007/s43207-022-00254-5.

[27] B. Garg and G. K. Sharma, "ACM: An Energy-Efficient Accuracy Configurable Multiplier for Error-Resilient Applications," Journal of Electronic Testing, vol. 33, no. 4, pp. 479–489, Jun. 2017, doi: https://doi.org/10.1007/s10836-017-5667-8.

[28] T. Le, "Audit Quality Inputs and Financial Statement Reliability," SSRN Electronic Journal, 2018, doi: https://doi.org/10.2139/ssrn.3195245.

[29] H. Hu and S. S. Sapatnekar, "Efficient inductance extraction using circuit-aware techniques," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 10, no. 6, pp. 746–761, Dec. 2002, doi: https://doi.org/10.1109/tvlsi.2002.808455.

[30] S. Hain and T. Bertelshofer, "Efficiently Designed SiC Power Electronics for Electric Drives," ATZelectronics worldwide, vol. 15, no. 7–8, pp. 58–61, Jul. 2020, doi: 10.1007/s38314-020-0223-1.

[31] Fong Pong and M. Dubois, "Formal automatic verification of cache coherence in multiprocessors with relaxed memory models," IEEE Transactions on Parallel and Distributed Systems, vol. 11, no. 9, pp. 989–1006, 2000, doi: 10.1109/71.879780.

[32] A. S. Abu-Issa, "Energy-Efficient Scheme for Multiple Scan-Chains BIST Using Weight-Based Segmentation," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 65, no. 3, pp. 361–365, Mar. 2018, doi: 10.1109/tcsii.2016.2617160.

[33] G. Arya, "Performance Analysis of Arithmetic Logic Unit with Reversible Logic," International Journal of Advanced Trends in Computer Science and Engineering, vol. 9, no. 4, pp. 6585–6590, Aug. 2020, doi: 10.30534/ijatcse/2020/348942020.

[34] H. B. Pan, M. X. Song, X. Jin, and J. H. Yin, "Full Scan Structure Application in the Design of 16 Bit MCU," Advanced Materials Research, vol. 981, pp. 78–81, Jul. 2014, doi: 10.4028/www.scientific.net/amr.981.78.

[35] M. Rasheed, O. Alabdali, S. Shihab, A. Rashid, and T. Rashid, "On the Solution of Nonlinear Equation for Photovoltaic Cell Using New Iterative Algorithms," Journal of Physics: Conference Series, vol. 1999, no. 1, p. 012078, Sep. 2021, doi: 10.1088/1742-6596/1999/1/012078.

[36] S. Potluri, P. Pop, and J. Madsen, "Design-for-Testability of On-Chip Control in mVLSI Biochips," IEEE Design & Test, vol. 36, no. 1, pp. 48–56, Feb. 2019, doi: 10.1109/mdat.2018.2873448.

[37] E. Ph. Pevtsov, T. A. Demenkova, and A. A. Shnyakin, "Design for Testability of Integrated Circuits and Project Protection Difficulties," Russian Technological Journal, vol. 7, no. 4, pp. 60–70, Aug. 2019, doi: 10.32362/2500-316x-2019-7-4-60-70.

[38] A. H. Ali, A. S. Jaber, M. T. Yaseen, M. Rasheed, O. Bazighifan, and T. A. Nofal, "A Comparison of Finite Difference and Finite Volume Methods with Numerical Simulations: Burgers Equation Model," Complexity, vol. 2022, pp. 1–9, Jun. 2022, doi: 10.1155/2022/9367638.

[39] D. Bouras, M. Rasheed, R. Barille, and M. N. Aldaraji, "Efficiency of adding DD3+(Li/Mg) composite to plants and their fibers during the process of filtering solutions of toxic organic dyes," Optical Materials, vol. 131, p. 112725, Sep. 2022, doi: 10.1016/j.optmat.2022.112725.

[40] M. Darraji, L. Saqban, T. Mutar, M. Rasheed, and A. Hussein, "Association of Candidate Genes Polymorphisms in Iraqi Patients with Chronic Kidney Disease," Journal of Advanced Biotechnology and Experimental Therapeutics, vol. 6, no. 1, p. 687, 2022, doi: 10.5455/jabet.2022.d147.

[41] N. Assoudi et al., "Comparative examination of the physical parameters of the sol gel produced compounds La0.5Ag0.1Ca0.4MnO3 and La0.6Ca0.3Ag0.1MnO3," Optical and Quantum Electronics, vol. 54, no. 9, Jul. 2022, doi: 10.1007/s11082-022-03927-x.

[42] M. Al-Darraji, S. Jasim, O. Salah Aldeen, A. Ghasemian, and M. Rasheed, "The Effect of LL37 Antimicrobial Peptide on FOXE1 and lncRNA PTCSC 2 Genes Expression in Colorectal Cancer (CRC) and Normal Cells," Asian Pacific Journal of Cancer Prevention, vol. 23, no. 10, pp. 3437–3442, Oct. 2022, doi: 10.31557/apjcp.2022.23.10.3437.

[43] D. Bouras, M. Fellah, A. Mecif, R. Barillé, A. Obrosov, and M. Rasheed, "High photocatalytic capacity of porous ceramic-based powder doped with MgO," Journal of the Korean Ceramic Society, Oct. 2022, doi: 10.1007/s43207-022-00254-5.

[44] D. Bouras and M. Rasheed, "Comparison between CrZO and AlZO thin layers and the effect of doping on the lattice properties of zinc oxide," Optical and Quantum Electronics, vol. 54, no. 12, Oct. 2022, doi: https://doi.org/10.1007/s11082-022-04161-1.

[45] M. A. Sarhan, S. Shihab, B. E. Kashem, and M. Rasheed, "New Exact Operational Shifted Pell Matrices and Their Application in Astrophysics," Journal of Physics: Conference Series, vol. 1879, no. 2, p. 022122, May 2021, doi: 10.1088/1742-6596/1879/2/022122.