Design For Testability Method To Sequential Circuit

Authors

  • MOHAMMED RASHEED MOLTECH Anjou, Universite d’Angers/UMR CNRS 6200, 2, Bd Lavoisier, 49045 Angers, France
  • Taha Rashid Computer and Microelectronic Systems, Faculty of Engineering, Universiti Teknologi Malaysia (UTM), Skudai 81310, Johor Bahru, Malaysia
  • Muhammad bin Hamzah Computer and Microelectronic Systems, Faculty of Engineering, Universiti Teknologi Malaysia (UTM), Skudai 81310, Johor Bahru, Malaysia
  • Ahmed Jaber Mathematics Science Department, College of Science, Mustansiriyah University, Baghdad, Iraq
  • Mohammed Sarhan Mathematics Science Department, College of Science, Mustansiriyah University, Baghdad, Iraq
  • Mustafa Aldaraji Department of Boilogy, College of Science, University Of Al-Anbar, Anbar, Iraq
  • Tarek Saidani Department of Physics, Akli Mohaned Oulhadj University of Bouira, Bouira, 10000, Algeria
  • Ahmed Rashid College of Arts, Al-Iraqia University, Baghdad, Iraq

DOI:

https://doi.org/10.55145/ajest.2023.02.02.002

Keywords:

Design For Testability (DFT), Sequential Circuit, Flip-flop, Circuit Under Test (CUT), full scan

Abstract

As the complexity of logic devices increased, it required more time and effort to manually design and verify tests, it was difficult to estimate test coverage, and the tests ran too slowly. This method is known as functional testing. Therefore, the industry adopted a design for test (DFT) strategy in which the design was updated to make testing simpler. In this work, a full scan testability method is going to be implemented to a sequential circuit (CUT). The CUT consists of at 6 D flip-flops and 10 logic gates. This CUT was designed using quartus prime software. The following steps are going to be implemented in this work: First, simulate the fault free circuit. Second, three faults were injected and tested to check if they can be detected or not. Finally, analyze the obtained results in terms of (what is the test pattern needed, how the fault can be observed at output).

Downloads

Published

2023-02-26

How to Cite

RASHEED, M., Rashid, T., bin Hamzah, M., Jaber, A., Sarhan, M., Aldaraji, M., Saidani, T., & Rashid, A. (2023). Design For Testability Method To Sequential Circuit . Al-Salam Journal for Engineering and Technology, 2(2), 13–20. https://doi.org/10.55145/ajest.2023.02.02.002

Issue

Section

Articles

Most read articles by the same author(s)