



# **Design A Combinational Circuit Consists of 10 Logic Gates Using Quartos**

# **Taha Rashid1,2 [,](https://orcid.org/0000-0003-1010-8317) Muhammad Naziiruddin bin Hamzah<sup>2</sup> [,](https://orcid.org/0000-0003-1318-5828) Mohammed RASHEED3, 4\* [,](https://orcid.org/0000-0002-0768-2142) Ahmed Shawki Jaber<sup>5</sup> [,](https://orcid.org/0000-0002-2919-2574) Mohammed Abdelhadi Sarhan<sup>6</sup> [,](https://orcid.org/0000-0002-7011-6581) Mustafa Nuhad Al-Darraji<sup>7</sup> [,](https://orcid.org/0000-0002-2008-8922) Tarek Saidani<sup>8</sup> [,](https://orcid.org/0000-0002-7727-4734) Ahmed Rashid[1](https://orcid.org/0000-0001-8180-6310)**

<sup>1</sup>College of Arts, Al-Iraqia University, Baghdad, Iraq

<sup>2</sup>Computer and Microelectronic Systems, Faculty of Engineering, Universiti Teknologi Malaysia (UTM), Skudai 81310, Johor Bahru, Malaysia

<sup>3</sup>Applied Sciences Department, University of Technology, Baghdad, Iraq

<sup>4</sup>MOLTECH Anjou, Universite d'Angers/UMR CNRS 6200, 2, Bd Lavoisier, 49045 Angers, France

<sup>5</sup>Mathematics Science Department, College of Science, Mustansiriyah University, Baghdad, Iraq

<sup>6</sup>Mathematics Science Department, College of Science, Mustansiriyah University, Baghdad, Iraq

<sup>7</sup>Department of Biology, College of Science, University Of Al-Anbar, Anbar, Iraq

<sup>8</sup>Department of Physics, Akli Mohaned Oulhadj University of Bouira, Bouira, 10000, Algeria

\*Corresponding Author: Mohammed RASHEED

DOI: https:// [doi.org/10.55145/ajest.2023.01.01.0010](https://doi.org/10.55145/ajest.2023.01.01.009) Received October 2022; Accepted December 2022; Available online January 2023

**ABSTRACT:** Fault models are designed to forecast the expected behaviors (reaction) from the IC when faults are present, and this is what allows automated test pattern generation (ATPG) software to generate the test patterns. In order to identify these faults at every node in the circuit, the ATPG tool first consults the fault models to establish the patterns that will be necessary for doing so. In this article, ten logic gates are developed using the Quartos program to test for faults in a circuit, and the output waveform was simulated to determine the outcomes of the fault-free output using a variety of test patterns. This fault-free output is compared to the output when a fault injection occurs. It may then be determined if the various test patterns can be utilized to discover the fault in the simulation. The findings demonstrated that the fault can be discovered flawlessly.

**Keywords:** Combinational logic circuits, fault free circuit, faulty circuit, logic gates, boolean expression, truth table

# **1. INTRODUCTION**

Combinational Logic Circuits are a special kind of non-memory digital logic circuits in which the output at any one time is determined only by the combination of the inputs [1]. In contrast to Sequential Logic Circuits, whose results rely on both the current inputs and the state of the circuit's previous results [2], providing them with Memory. At any one moment, In a combinational logic circuit, the outputs are exclusively determined by the logical function of the current input state [3], logic "0" or logic "1". Consequently, Due to the absence of feedback in combinational logic circuits, the outputs are instantly affected by any changes made to the input signals [4]. The result of a Combinational Logic Circuit is therefore always the product of its inputs. Consequently, In contrast to sequential circuits, combinational circuits can't store any information. Since combinational logic circuits lack memory, timing, and feedback loops by design, the final output will change if the state of any of its inputs transitions from 0 to 1 or 1 to 0. As shown in Figure 1.

*<sup>\*</sup>Corresponding author: rasheed.mohammed40@yahoo.com* http://journal.alsalam.edu.iq/index.php/ajest



**FIGURE 1. - Combinational logic circuit** 

NAND, NOR, and NOT gates are the building blocks of combinational logic circuits, which are then "combined" or joined to produce more sophisticated switching circuits [5]. They are the backbone of every combinational logic circuit. A decoder is a combinational circuit because it takes in binary information and outputs a series of lines, each of which represents that code in decimal form. [6]. NAND and NOR gates are referred to as "universal gates" because they may be used to form any combinational circuit, from the simplest to the most complicated [7]. There are typically three ways that the purpose of a combinational logic circuit is stated [8-20]:

**A-** Boolean Algebra: This algebraic statement illustrates how the logic circuit produces a logic "1" in response to True or False input variables.

**B-** Truth Table: An explanation of how a logic gate works may be found in its "truth table", which provides a compact rundown of all the possible "true" states the gate will produce in response to any given set of input variables.

**C-** Logic Diagram: This is a graphical representation of a logic circuit, showing the connections and cabling between the many logic gates, each of which is represented by its own visual symbol.

The representations of these three logic circuits are presented in Figure 2.



**FIGURE 2. - The function of a combinational logic circuit**

Because they are built from discrete logic gates, combinational logic circuits are sometimes known as "decision making circuits." Combinational logic is the use of several logic gates to perform a logical function on multiple input signals and produce a single output signal. Standard combinational circuits are made up of numerous logic gates to accomplish a single task, such as multiplexers, de-multiplexers, encoders, decoders, full and half adders, etc. In this paper, 10 logic gates are connected to form a combinational circuit and tested with a different test patterns and the resulting waveforms are compared.

#### **2. METHOD**

The Automatic Test Pattern Generation (ATPG) procedure consists of locating a collection of test patterns to be applied to the inputs of the tested circuit in order to discover potentially all faults (under a given fault model). In the Electronics industry, errors in products are defined in a variety of ways, which may lead to misunderstanding over the words defect, error, and fault. Faults are faults in electronic systems that may lead to breakdowns. A fault is a very minor imperfection, such as a frozen memory bit, a stuck-at fault, an uninitialized software variable, an alpha particle collision, or cosmic ray ionization. Error may be seen as the next level of a fault that may result in unanticipated system behavior. System mistakes might include the erroneous value of a state variable, the entry into an endless loop, or the incorrect outcome of a computation. In general, an error is the corruption of data from its right value to another one. Failure may be seen as the next degree of error, which may result in a system component not functioning as planned.

In this paper, 10 logic gates are designed as shown in Figure 3. The output waveform as shown in Figure 4 was simulated to see the results of the fault free output with various test pattern. This fault free output will be use to compare with the output when an injection of fault happens. By doing this, it can be seen whether the different test patterns can be used to detect the fault or not for the simulation.



**FIGURE 3. - Combinational Circuit Design for Fault Free**

|               |                                                                                                                         | Master Time Bar: |                   | $1.0 \text{ us}$                  | $\left  \cdot \right $ Pointer: | 39.0 ns  |                    | Interval           | $-961.0$ ns | Start:   |                      | End:                     |                   |
|---------------|-------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-----------------------------------|---------------------------------|----------|--------------------|--------------------|-------------|----------|----------------------|--------------------------|-------------------|
| A             |                                                                                                                         |                  | Value at          | 80.0 <sub>ns</sub><br><b>D</b> ps | $160.0$ ns                      | 240,0 ns | $320,0 \text{ ns}$ | $400,0 \text{ ns}$ | 480,0 ns    | 560,0 ns | 640,0 ns<br>720,0 ns | $800.0$ ns<br>$880.0$ ns | 960,0 ns          |
|               | $\begin{array}{c c}\n\hline\n\mathfrak{B} & \mathfrak{B} \\ \hline\n\mathfrak{B} & \mathfrak{B} \\ \hline\n\end{array}$ | Name             | 1.0 <sub>us</sub> |                                   |                                 |          |                    |                    |             |          |                      |                          | 1.0 <sub>us</sub> |
|               |                                                                                                                         | А.               | A1                |                                   |                                 |          |                    |                    |             |          |                      |                          |                   |
|               | $\mathbb{P}^1$                                                                                                          | R                | A1                |                                   |                                 |          |                    |                    |             |          |                      |                          |                   |
| $\frac{1}{2}$ |                                                                                                                         | u                | A1                |                                   |                                 |          |                    |                    |             |          |                      |                          |                   |
|               | ī»:                                                                                                                     | Đ.               | <b>A0</b>         |                                   |                                 |          |                    |                    |             |          |                      |                          |                   |
|               | $\rightarrow$ $\rightarrow$ 4                                                                                           |                  | A <sub>0</sub>    |                                   |                                 |          |                    |                    |             |          |                      |                          |                   |
|               | $\rightarrow$ 35                                                                                                        |                  | A <sub>0</sub>    |                                   |                                 |          |                    |                    |             |          |                      |                          |                   |
| $\frac{1}{2}$ | $B_K$ $\rightarrow$ 6                                                                                                   | ٠.               | A <sub>0</sub>    |                                   |                                 |          |                    |                    |             |          |                      |                          |                   |

**FIGURE 4. - Input and Output Waveform for Fault Free Circuit** 

# **3. RESULT AND DISCUSSION**

#### **3.1 Combinational Logic Circuit for fault P Stuck at 1**



**FIGURE 5. - Combinational Circuit Design for P Stuck at 1** 





**FIGURE 6. - Input and Output Waveform for P Stuck at 1** 

The circuit was tested with P stuck at 1. This is done by putting a VCC for the input of P to simulate an input high which is stuck at 1 for the P. For example, when the test pattern is set 101101 the output Z will be 0 for P stuck at 1. While for the fault free circuit when the same test pattern 101101 is set the output will be 1 thus the fault can be detected. A second test pattern was use to see the consistency of the simulation. A test pattern 110000 was use and then we get the output of for P stuck at 0. For the fault free circuit when the test pattern 110000 we get the output z is 1 thus the fault can be detected. One of the test patterns where the fault cannot be detected is when the test pattern is set to 010010 because both the output for fault free and P stuck at 1 circuit, we get the value 1 thus the fault cannot be detected since their outputs give different value than the fault free output.

#### **3.2 Combinational Logic Circuit for fault J Stuck at 0**



**FIGURE 7. - Combinational Circuit Design for J Stuck at 0**



**FIGURE 8. - Input and Output Waveform for J Stuck at 0**

The circuit was tested with J stuck at 0. This is done by putting a GND for the input of J to simulate an input low which is stuck at 0 for the J. For example, when the test pattern is set 101101 the output will be 1 for J stuck at 0. While the for the fault free circuit when the same test pattern 101101 is set the output is also 1 thus the fault cannot be detected. Another test pattern was use to verify the simulation. A test pattern 010010 was use and then we get the output of 0 for J stuck at 0. For the fault free circuit when the test pattern 010010 we get the output z is 1 thus the fault can be detected. Lastly another test pattern was use which is 010101 and we get the output 1, for fault free circuit we use the same test pattern and we get the output of 1 thus the fault cannot be detected since their outputs give different value than the fault free output.

#### **3.3 Combinational Logic Circuit for fault W Stuck at 1**







**FIGURE 10. - Input and Output Waveform for W Stuck at 1**

As we can see from the waveform, by having one of the inputs to the W stuck at fault (SA1), this fault can be detected by using many test patterns. For example, when we apply input test pattern (ABCDEF) = (110010) the output of the faulty free circuit (Z) should be equal to 1, while we are getting 0. which means this fault have been already detected by using that test pattern. Similarly with test patterns  $(ABCDEF) = (010010)$ . However, when we apply test pattern (ABCDEF) = (111000), the fault will not be detected since the value of the output  $(Z)$  are the same for both faulty free and faulty circuit which is 0.

#### **3.4 Combinational Logic Circuit for fault G Stuck at 0**



**FIGURE 11. - Combinational Circuit Design for G Stuck at 0**





In this case, we are having G stuck at 0. This fault can be detected by using test pattern  $(ABCDEF) = (110000)$ . By comparing the fault free circuit waveform with the faulty circuit waveform, we can see that the output  $(Z)$  should be  $=$ 1, while we are getting  $(Z) = 0$  in the waveform of faulty circuit. In addition, when the test pattern was (ABCDEF) = (111000),  $Z=0$  for faulty free circuit, but we got  $Z=1$  for faulty circuit. Therefore, this fault can be detected using test patterns  $(ABCDEF) = \{110000, 111000\}.$ 

#### **3.5 Combinational Logic Circuit for fault N Stuck at 0**







**FIGURE 14. - Input and Output Waveform for N Stuck at 0**

Here we are injecting a fault which is N stuck at 0. After generating the waveform and by comparing the faulty free circuit with the faulty circuit waveforms, we can notice that this fault cannot be detected by our selected test pattern, since the values of the output  $(Z)$  are all identical for all input patterns.





Lastly the full test patterns were compiled into a table so the results can be observed more clearly which test pattern can be used to detect the stuck at faults.

#### **4. CONCLUSION**

Combinational Logic Circuits are comprised of inputs, two or more fundamental logic gates, and outputs. The logic gates are combined so that the output state is totally determined by the input states. The functioning of combinational logic circuits is immediate, since they have no memory, time, or feedback loops. An operation assigned logically by a Boolean expression or truth table is carried out by a combinational logic circuit. To allow automated test pattern generation (ATPG) software to generate test patterns, fault models predicting the anticipated behavior

(response) of the IC when flaws are present must be developed. The ATPG tool then utilizes the fault models to establish the patterns necessary to identify these faults at all locations of the circuit. In this paper, 10 logic gates are designed using Quartos software to test the fault in the circuit and the output waveform was simulated to see the results of the fault-free output with various test patterns. This fault-free output will be used to compare with the output when an injection of fault happens. By doing this, it can be seen whether the different test patterns can be used to detect the fault or not for the simulation. The results showed that the fault can be detected perfectly.

## **ACKNOWLEDGEMENT**

We are grateful to Al-Iraqi University and University of Technology for providing support to accomplish this work.

# **CONFLICTS OF INTEREST**

The authors declare no conflict of interest

## **REFERENCES**

[1] A. Slimani, A. Benslama, and N. K. Misra, "Optimal Designs of Reversible/Quantum Decoder Circuit Using New Quantum Gates," International Journal of Theoretical Physics, vol. 61, no. 3, Mar. 2022, doi: 10.1007/s10773- 022-05017-w.

[2] B. Borowik, M. Karpinskyy, V. Lahno, and O. Petrov, "Basic Logical Functions and Gates. Logic Design," Intelligent Systems, Control and Automation: Science and Engineering, pp. 51–73, Aug. 2012, doi: 10.1007/978-94- 007-5228-3\_6.

[3] "An Innovative Design of Decoder Circuit using Reversible Logic," Journal of VLSI circuits and systems, vol. 4, no. 1, Jan. 2022, doi: 10.31838/jvcs/04.01.01.

[4] S. A. Lozhkin and M. S. Shupletsov, "Switching activity of Boolean circuits and synthesis of Boolean circuits with asymptotically optimal complexity and linear switching activity," Lobachevskii Journal of Mathematics, vol. 36, no. 4, pp. 450–460, Oct. 2015, doi: 10.1134/s1995080215040277.

[5] G. M., "Multiple-valued Logics Based on Hazy Structures," Multiple-Valued Logic, vol. 8, no. 5–6, pp. 659– 672, Jan. 2002, doi: 10.1080/10236620215304.

[6] M. Rasheed, O. Alabdali, S. Shihab, A. Rashid, and T. Rashid, "On the Solution of Nonlinear Equation for Photovoltaic Cell Using New Iterative Algorithms," Journal of Physics: Conference Series, vol. 1999, no. 1, p. 012078, Sep. 2021, doi: 10.1088/1742-6596/1999/1/012078.

[7] D. Bouras, M. Rasheed, R. Barille, and M. N. Aldaraji, "Efficiency of adding DD3+(Li/Mg) composite to plants and their fibers during the process of filtering solutions of toxic organic dyes," Optical Materials, vol. 131, p. 112725, Sep. 2022, doi: 10.1016/j.optmat.2022.112725.

[8] M. H. Maruf, M. S. I. Ashrafi, A. S. M. Shihavuddin, and S. I. Ali, "Design and comparative analysis of memristor-based transistor-less combinational logic circuits," International Journal of Electronics, vol. 109, no. 8, pp. 1291–1306, Aug. 2021, doi: 10.1080/00207217.2021.1966672.

[9] A. H. Ali, A. S. Jaber, M. T. Yaseen, M. Rasheed, O. Bazighifan, and T. A. Nofal, "A Comparison of Finite Difference and Finite Volume Methods with Numerical Simulations: Burgers Equation Model," Complexity, vol. 2022, pp. 1–9, Jun. 2022, doi: 10.1155/2022/9367638.

[10] M. Darraji, L. Saqban, T. Mutar, M. Rasheed, and A. Hussein, "Association of Candidate Genes Polymorphisms in Iraqi Patients with Chronic Kidney Disease," Journal of Advanced Biotechnology and Experimental Therapeutics, vol. 6, no. 1, p. 687, 2022, doi: 10.5455/jabet.2022.d147.

[11] Dr. A. Gangadhar, "Design and Implementation of the Combinational Circuits Using Low Power Adiabatic Logic Techniques," Engineering and Technology Journal, vol. 07, no. 02, Feb. 2022, doi: 10.47191/etj/v7i2.03.

[12] A. Adamatzky, "Logical gates in actin monomer," Scientific Reports, vol. 7, no. 1, Sep. 2017, doi: 10.1038/s41598-017-11333-7.

[13] M. Al-Darraji, S. Jasim, O. Salah Aldeen, A. Ghasemian, and M. Rasheed, "The Effect of LL37 Antimicrobial Peptide on FOXE1 and lncRNA PTCSC 2 Genes Expression in Colorectal Cancer (CRC) and Normal Cells," Asian Pacific Journal of Cancer Prevention, vol. 23, no. 10, pp. 3437–3442, Oct. 2022, doi: 10.31557/apjcp.2022.23.10.3437.

[14] M. A. Sarhan, S. Shihab, B. E. Kashem, and M. Rasheed, "New Exact Operational Shifted Pell Matrices and Their Application in Astrophysics," Journal of Physics: Conference Series, vol. 1879, no. 2, p. 022122, May 2021, doi: 10.1088/1742-6596/1879/2/022122.

[15] M. Rasheed, M. N. Al-Darraji, S. Shihab, A. Rashid, and T. Rashid, "Solar PV Modelling and Parameter Extraction Using Iterative Algorithms," Journal of Physics: Conference Series, vol. 1963, no. 1, p. 012059, Jul. 2021, doi: 10.1088/1742-6596/1963/1/012059.

[16] D. Bouras, M. Fellah, A. Mecif, R. Barillé, A. Obrosov, and M. Rasheed, "High photocatalytic capacity of porous ceramic-based powder doped with MgO," Journal of the Korean Ceramic Society, Oct. 2022, doi: 10.1007/s43207-022-00254-5.

[17] Bouras and M. Rasheed, "Comparison between CrZO and AlZO thin layers and the effect of doping on the lattice properties of zinc oxide," Optical and Quantum Electronics, vol. 54, no. 12, Oct. 2022, doi: 10.1007/s11082- 022-04161-1.

[18] M. Rasheed, M. Nuhad Al-Darraji, S. Shihab, A. Rashid, and T. Rashid, "The numerical Calculations of Single-Diode Solar Cell Modeling Parameters," Journal of Physics: Conference Series, vol. 1963, no. 1, p. 012058, Jul. 2021, doi: 10.1088/1742-6596/1963/1/012058.

[19] N. Assoudi et al., "Comparative examination of the physical parameters of the sol gel produced compounds La0.5Ag0.1Ca0.4MnO3 and La0.6Ca0.3Ag0.1MnO3," Optical and Quantum Electronics, vol. 54, no. 9, Jul. 2022, doi: 10.1007/s11082-022-03927-x.

[20] T. Rashid and M. M. Mokji, "Low-Resolution Image Classification of Cracked Concrete Surface Using Decision Tree Technique," Lecture Notes in Electrical Engineering, pp. 641–649, 2022, doi: 10.1007/978-981-19-3923-5\_55.